Yang Yang, James Di Sarro, et al.
IRPS 2010
We present a novel multi-RC-triggered MOSFET-based power clamp with up to 70% trigger circuit area reduction and improved transient HBM, MM, and CDM ESD clamping performance. A three-stage RC-trigger circuit design gives a 300ns self-shutdown time during power-up for mistrigger leakage current control and an improved mistrigger immunity down to 1μs power-up rise time. TLP and HBM hardware characterization data from a 90nm CMOS technology show >5A failure current and >3kV HBM robustness for a designed MOSFET width of 4000μm. © 2006 ESDA.
Yang Yang, James Di Sarro, et al.
IRPS 2010
Souvick Mitra, Ephrem Gebreselasie, et al.
EOS/ESD 2015
James Di Sarro, Kiran Chatty, et al.
IRPS 2007
Yang Yang, Robert J. Gauthier, et al.
IEEE T-DMR