Shou-Hsuan Stephen Huang, C.K. Wong
Acta Informatica
For a logic design with level-sensitive latches, we need to validate timing signal paths which may flush through several latches. We developed efficient algorithms based on the modified shortest and longest path method. The computational complexity of our algorithm is generally better than that of known algorithms in the literature. The implementation (CYCLOPSS) has been applied to an industrial chip to verify the clock schedules.
Shou-Hsuan Stephen Huang, C.K. Wong
Acta Informatica
Jin Xu, C.K. Wong
Discrete Mathematics
C.K. Wong
Proceedings of the American Mathematical Society
Jin-Fuw Lee, D.L. Ostapko, et al.
IEEE/ACM International Conference on Computer-Aided Design, Digest of Technical Papers