John G. Long, Peter C. Searson, et al.
JES
In this paper a CMOS technology that is optimum for low voltage (in the l-volt range) applications is presented. Thin but undepleted SOI is used as the substrate, which gives low junction capacitance and no body effect. Furthermore floating body effects causes a reduction of subthreshold slope at high drain bias. This lowers the high-VDS threshold to be used, which increases the current drive without significant increase in the off-current.This technology was applied to a high performance 512Kb SRAM. Access time of 3.5 ns at 1 V was obtained.
John G. Long, Peter C. Searson, et al.
JES
Kafai Lai, Alan E. Rosenbluth, et al.
SPIE Advanced Lithography 2007
J. Paraszczak, D. Edelstein, et al.
IEDM 1993
Keith A. Jenkins, J.N. Burghartz, et al.
IEDM 1993