Yang Yang, James Di Sarro, et al.
IRPS 2010
We report pulsed high-k gate dielectric breakdown in various configurations emulating ESD stress in real input/output circuits. The stress on the receiver is of greater concern than is stress on the driver due to different gate oxide areas under stress. Methods to improve pad voltage tolerance for gate oxide breakdown are proposed.
Yang Yang, James Di Sarro, et al.
IRPS 2010
Souvick Mitra, Ephrem Gebreselasie, et al.
EOS/ESD 2015
Junjun Li, Robert Gauthier, et al.
EOS/ESD 2006
James Di Sarro, Kiran Chatty, et al.
IRPS 2007