Distortion minimization for packaging level interconnects
Haikun Zhu, Rui Shi, et al.
IEEE Topical Meeting EPEPS 2006
A new technique is described for reducing computational complexity and improving accuracy of combined power distribution and interconnect noise prediction for wide, on-chip data-buses. The methodology uses lossy transmission-line power-blocks with frequency-dependent properties needed for the multigigahertz clock frequencies. The interaction between delta-I noise, common-mode noise, and crosstalk and their effect on timing is illustrated with simulations using representative driver and receiver circuits and on-chip interconnections. © 2006 IEEE.
Haikun Zhu, Rui Shi, et al.
IEEE Topical Meeting EPEPS 2006
Alina Deutsch, Thomas-Michael Winkel, et al.
IEEE Transactions on Advanced Packaging
Haikun Zhu, Chung-Kuan Cheng, et al.
IEEE Topical Meeting EPEPS 2007
Gerard V. Kopcsay, Byron Krauter, et al.
IEEE Transactions on VLSI Systems