Albert X. Widmer, Kevin Wrenner, et al.
IEEE Journal of Solid-State Circuits
A new technique is described for reducing computational complexity and improving accuracy of combined power distribution and interconnect noise prediction for wide, on-chip data-buses. The methodology uses lossy transmission-line power-blocks with frequency-dependent properties needed for the multigigahertz clock frequencies. The interaction between delta-I noise, common-mode noise, and crosstalk and their effect on timing is illustrated with simulations using representative driver and receiver circuits and on-chip interconnections. © 2006 IEEE.
Albert X. Widmer, Kevin Wrenner, et al.
IEEE Journal of Solid-State Circuits
Da-Yuan Shih, Helen L. Yeh, et al.
IEEE Transactions on Components, Hybrids, and Manufacturing Technology
Lijun Jiang, Chuan Xu, et al.
IEEE Transactions on Advanced Packaging
Alina Deutsch, Gerard V. Kopcsay, et al.
IEEE T-MTT