Chuan Xu, Lijun Jiang, et al.
ICCAD 2009
This paper describes a methodology for global on-chip interconnect modeling and analysis using frequency-dependent multiconductor transmission lines. The methodology allows designers to contain the complexity of series impedance computation by transforming the generic inductance and resistance extraction problem into one of per-unit-length parameter extraction. This methodology has been embodied in a CAD tool that is now in production use by interconnect designers and complementary metal oxide semiconductor (CMOS) process technologists.
Chuan Xu, Lijun Jiang, et al.
ICCAD 2009
Ling Zhang, Wenjian Yu, et al.
IEEE Transactions on CPMT
Rex Berridge, Robert M. Averill III, et al.
IBM J. Res. Dev
Alina Deutsch, Thomas-Michael Winkel, et al.
IEEE Transactions on Advanced Packaging