Measurement of history effect in PD/SOI single-ended CPL circuit
Keith A. Jenkins, R. Puri, et al.
IEEE International SOI Conference 2001
An analysis of the metastability of silicon-on-insulator (SOI) complementary metal-oxide-silicon (CMOS) latches is presented, using partially-depleted SOI devices with various body-connection topologies and an unbuffered latch. The metastability window, resolution time and time interval between the clock edge and the time tmeta are evaluated as functions of power supply and the type of body-connection topology. Simulations using SOISPICE show improved metastability behaviour for SOI specific body-connection topologies. © 1999 Taylor and Francis Group, LLC.
Keith A. Jenkins, R. Puri, et al.
IEEE International SOI Conference 2001
Y.S. Yee, L.G. Heller, et al.
ESSCIRC 1977
C.T. Chuang, P.F. Lu, et al.
International Journal of Electronics
H.Y. Hsieh, Ken Chin, et al.
BCTM 1992