R. Rodríguez, J.H. Stathis, et al.
Microelectronics Reliability
An analysis of the metastability of silicon-on-insulator (SOI) complementary metal-oxide-silicon (CMOS) latches is presented, using partially-depleted SOI devices with various body-connection topologies and an unbuffered latch. The metastability window, resolution time and time interval between the clock edge and the time tmeta are evaluated as functions of power supply and the type of body-connection topology. Simulations using SOISPICE show improved metastability behaviour for SOI specific body-connection topologies. © 1999 Taylor and Francis Group, LLC.
R. Rodríguez, J.H. Stathis, et al.
Microelectronics Reliability
Paul May, Jean-Marc Halbout, et al.
IEEE T-ED
Kai-Yap Toh, C.T. Chuang, et al.
Bipolar Circuits and Technology Meeting 1990
C.T. Chuang, R. Puri
DAC 1999