A 0.127 μm2 high performance 65 nm SOI based embedded DRAM for on-processor applicationsG. WangK. Chenget al.2006IEDM 2006
Optimizing history effects in 65nm PD-SOI CMOSQ. LiangT. Kawamuraet al.2006IEEE International SOI Conference 2006
High performance 65 nm SOI technology with dual stress liner and low capacitance SRAM cellE. LeobandungH. Nayakamaet al.2005VLSI Technology 2005
Body voltage and history effect sensitivity to key device parameters in 90nm PD-SOIS. KawanakaM.B. Ketchenet al.2004IEEE International SOI Conference 2004
Super-halo asymmetric vertical pass transistor design for ultra-dense DRAM technologiesD. ChidambarraoK. McStayet al.2003VLSI-TSA 2003
On the retention time distribution of dual-channel vertical DRAM technologiesJ. BeintnerY. Liet al.2003VLSI-TSA 2003