Mark B. Ketchen
VLSI-TSA 2003
In this paper, we discuss unique opportunities in vertical transistor DRAM technology for retention time optimization. By fully utilizing the asymmetric vertical device design, we demonstrate that shallow Arsenic bitline junction, reduced buried strap outdiffusion, and locally lowered p-well concentration can be incorporated in vertical DRAM transistors to pave the scaling path without degrading retention time. A methodology to probe storage node side leakage current by the use of gated-diode measurements is established. Various mechanisms that impact retention time distribution are discussed. Furthermore, we demonstrate that the degradation of tail retention time due to high junction electric field can be minimized by aggressively lowering the junction depletion volume and defect levels.
Mark B. Ketchen
VLSI-TSA 2003
E. Burstein
Ferroelectrics
A.B. McLean, R.H. Williams
Journal of Physics C: Solid State Physics
Toshiaki Kirihata
VLSI-TSA 2003