Conference paper
Multi-bit upsets in 65nm SOI SRAMs
Ethan H. Cannon, Michael S. Gordon, et al.
IRPS 2008
This paper describes modeling and hardware results of how the soft-error rate (SER) of a 65-nm silicon-on-insulator SRAM memory cell changes over time, as semiconductor aging effects shift the SRAM cell behavior. This paper also describes how the SER changes in the presence of systematic and random manufacturing variation. © 2008 IEEE.
Ethan H. Cannon, Michael S. Gordon, et al.
IRPS 2008
Rouwaida Kanj, Rajiv Joshi, et al.
DAC 2012
Rouwaida Kanj, Zhuo Li, et al.
ISQED 2008
Adam Issa, Rouwaida Kanj, et al.
ICICDT 2017