Ajay N. Bhoj, Rajiv Joshi, et al.
IEDM 2011
This paper describes modeling and hardware results of how the soft-error rate (SER) of a 65-nm silicon-on-insulator SRAM memory cell changes over time, as semiconductor aging effects shift the SRAM cell behavior. This paper also describes how the SER changes in the presence of systematic and random manufacturing variation. © 2008 IEEE.
Ajay N. Bhoj, Rajiv Joshi, et al.
IEDM 2011
Rajiv Joshi, Rouwaida Kanj, et al.
IEEE Design and Test of Computers
Rouwaida Kanj, Rajiv Joshi, et al.
ICICDT 2007
Ethan H. Cannon, Daniel D. Reinhardt, et al.
IRPS 2004