Conference paper
Isolated Preset Architecture for a 32nm SOI embedded DRAM macro
John Barth, Don Plass, et al.
VLSI Circuits 2012
This paper describes modeling and hardware results of how the soft-error rate (SER) of a 65-nm silicon-on-insulator SRAM memory cell changes over time, as semiconductor aging effects shift the SRAM cell behavior. This paper also describes how the SER changes in the presence of systematic and random manufacturing variation. © 2008 IEEE.
John Barth, Don Plass, et al.
VLSI Circuits 2012
A.J. KleinOsowski, Ethan H. Cannon, et al.
IBM J. Res. Dev
Rajiv Joshi, Rouwaida Kanj, et al.
VLSID 2013
Ajay N. Bhoj, Rajiv Joshi, et al.
IEDM 2011