Erich P. Stuntebeck, John S. Davis II, et al.
HotMobile 2008
A 32b 4-way SIMD dual-issue Synergistic Processor Element of a CELL Processor is developed with 20.9 million transistors in 14.8mm 2 using a 90nm SOI technology. CMOS static gates implement the majority of the logic. Dynamic circuits are used in critical areas, occupying 19% of the non-SRAM area. ISA, microarchitecture, and physical implementation are tightly coupled to achieve a compact and power efficient design. Correct operation has been observed up to S.SGHz at 1.4V supply and 56°C. © 2005 IEEE.
Erich P. Stuntebeck, John S. Davis II, et al.
HotMobile 2008
Raymond Wu, Jie Lu
ITA Conference 2007
Pradip Bose
VTS 1998
Ehud Altman, Kenneth R. Brown, et al.
PRX Quantum