A 5.3GHz 8T-SRAM with operation down to 0.41V in 65nm CMOS
Leland Chang, Yutaka Nakamura, et al.
VLSI Circuits 2007
This paper presents a new SRAM cell using a global back-gate bias scheme in dual buried-oxide (BOX) FD/SOI CMOS technologies. The scheme uses a single global back-gate bias for all cells in the entire columns or subarray, thereby reducing the area penalty. The scheme improves 6T SRAM standby leakage, read stability, write ability, and read/write performance. The basic concept of the proposed scheme is discussed based on physical analysis/equation to facilitate device parameter optimization for SRAM cell design in back-gated FD/SOI technologies. Numerical 2-D mixed-mode device/circuit simulation results validate the merits and advantages of the proposed scheme. © 2009 IEEE.
Leland Chang, Yutaka Nakamura, et al.
VLSI Circuits 2007
Saibal Mukhopadhyay, Keunwoo Kim, et al.
ISQED 2005
Jente B. Kuang, J. Schaub, et al.
CICC 2010
Yi-Bo Liao, Meng-Hsueh Chiang, et al.
NSTI-Nanotech 2011