M. Soyuer, J.N. Burghartz, et al.
BCTM 1996
The media independent functions specified in the emerging ANSI fibre channel standard is implemented at 1062.5 Mbaud. Integrated onto a single CMOS chip are: two phase-locked loops for clock generation and clock recovery, a selectable 1B or 2B parallel interface with corresponding multiplexer and demultiplexer for parallel-to-serial and serial-to-parallel conversion, word alignment logic for byte synchronization, 8B/10B coder and decoder, and high-speed differential CMOS PECL drivers and receivers for the serial I/O. This design achieves higher-speed operation than previous CMOS work with similar integration, and lower power dissipation with higher integration than bipolar implementations at comparable speeds.
M. Soyuer, J.N. Burghartz, et al.
BCTM 1996
J.N. Burghartz, A.E. Ruehli, et al.
IEDM 1997
J.N. Burghartz, M. Soyuer, et al.
IEDM 1995
Peter Xiao, John Shin, et al.
ASICON 1996