Donald Samuels, Ian Stobert
SPIE Photomask Technology + EUV Lithography 2007
As CMOS technology scales to deep-submicron dimensions, designers face new challenges in determining the proper balance between aggressive high-performance transistors and lower-performance transistors to optimize system power and performance for a given application. Determining this balance is crucial for battery-powered handheld devices in which transistor leakage and active power limit the available system performance. This paper explores these questions and describes circuit techniques for low-power communication systems which exploit the capabilities of advanced CMOS technology.
Donald Samuels, Ian Stobert
SPIE Photomask Technology + EUV Lithography 2007
John M. Boyer, Charles F. Wiecha
DocEng 2009
M.J. Slattery, Joan L. Mitchell
IBM J. Res. Dev
Sai Zeng, Angran Xiao, et al.
CAD Computer Aided Design