David L. Harame, Kim M. Newton, et al.
IBM J. Res. Dev
We present a schematic transistor model for multifinger multifin FETs, which greatly simplifies an initially complex network. The schematic finFET model accepts various finFET layout information and is accurate in predicting the overall finFET characteristics, including the effect of parasitic resistance (R) and capacitance (C) in a finFET. © 1980-2012 IEEE.
David L. Harame, Kim M. Newton, et al.
IBM J. Res. Dev
Sophie Verdonckt-Vandebroek, Bernard S. Meyerson, et al.
IEEE Transactions on Electron Devices
Rajiv V. Joshi, Keunwoo Kim, et al.
IEEE Transactions on VLSI Systems
Samarth Agarwal, Terence B. Hook, et al.
IEEE T-ED