Lukas Kull, Danny Luu, et al.
ISSCC 2017
This paper describes a low-power implementation of a receiver data path, consisting of the RX termination with ESD, continuous-time linear equalizer (CTLE), and a 15-tap decision feedback equalizer (DFE) running at quarter rate. While the first 3 DFE taps are implemented by speculation, the latter 12 taps use a switched-cap (SC-DFE) approach. The circuit was produced in 32nm SOI-CMOS, and was measured to receive 30Gb/s PRBS31 data at <10 -12 BER over a 36dB loss channel with an energy efficiency of 3.1mW/Gbps. © 2012 IEEE.
Lukas Kull, Danny Luu, et al.
ISSCC 2017
Alessandro Cevrero, Ilter Ozkaya, et al.
ISSCC 2019
Thomas Toifl, Christian Menolfi, et al.
IEEE Journal of Solid-State Circuits
John Barth, Don Plass, et al.
VLSI Circuits 2012