A 353mW 112Gb/s Discrete Multitone Wireline Receiver Datapath with Time-Based ADC in 5nm FinFETJaewon LeePier Andrea Franceseet al.2025ISSCC 2025
A DAC-Based Discrete Multitone Wireline Transmitter in 5nm FinFETSeoyoung JangMarcel Kosselet al.2025ISSCC 2025
A NRZ/PAM4 SST TX in 5nm FinFET CMOS with 3-tap FFE and 0.7pJ/b efficiency at 100 Gb/s PAM4Marcel KosselMatthias Brandliet al.2024ESSERC 2024
A 40 GS/s 8b-DAC SST-TX in 7 nm FinFET CMOS for cryogenic quantum applications with 32kB SRAMbased RF-DDS AWGMarcel KosselMatthias Brandliet al.2024ESSERC 2024
A 40 GS/s 8b-DAC SST-TX in 7 nm FinFET CMOS for cryogenic quantum applications with 32kB SRAM-based RF-DDS AWGMarcel KosselMatthias Brändliet al.2024ESSERC 2024
A 4×4 MIMO Discrete Multitone Wireline Transceiver With Far-End Crosstalk Cancellation For ADC-Based High-Speed Serial LinksJaewon LeeSeoyoung Janget al.2024ISCAS 2024
A 0.88pJ/bit 112Gb/s PAM4 Transmitter with 1Vppd Output Swing and 5-Tap Analog FFE in 7nm FinFET CMOSZeynep Toprak-DenizTimothy O. Dicksonet al.2024VLSI Technology and Circuits 2024
Digital-to-Analog Converters for 100+ Gb/s Wireline Transmitters: Architectures, Circuits, and CalibrationTod DicksonZeynep Toprak Denizet al.2024CICC 2024
A DAC/ADC-Based Wireline Transceiver Datapath Functional Verification on RFSoC PlatformJaewon LeeSeoyoung Janget al.2024IEEE TCAS-II
A Discrete Multitone Wireline Transceiver Datapath With On-Chip Sign-Sign LMS Adaptation and Loading Profile Optimization on RFSoCJaewon LeeSeoyoung Janget al.2024IEEE TCAS-II
High-Speed I/O LinksDesigning the next generation High-Speed I/O Links targeting low power consumption, low latency and small silicon area.