On-off charge-voltage characteristics and dopant number fluctuation effects in junctionless double-gate MOSFETsYuan TaurHan-Ping Chenet al.2012IEEE T-ED
High performance 45-nm SOI technology with enhanced strain, porous low-k BEOL, and immersion lithographyS. NarasimhaK. Onishiet al.2006IEDM 2006
Interaction of middle-of-line (MOL) temperature and mechanical stress on 90nm hi-speed device performance and reliabilityK.Y. LimV. Chanet al.2005ESSDERC 2005
High performance CMOS bulk technology using direct silicon bond (DSB) mixed crystal orientation substratesChun-Yung SungHaizhou Yinet al.2005IEDM 2005
High performance and low power transistors integrated in 65nm bulk CMOS technologyZ. LuoA. Steegenet al.2004IEDM 2004
Dual stress liner for high performance sub-45nm gate length SOI CMOS manufacturingH.S. YangR. Maliket al.2004IEDM 2004
Thermally robust dual-work function ALD-MN x MOSFETs using conventional CMOS process flowD.-G. ParkZ. Luoet al.2004VLSI Technology 2004
Dual work function metal gate CMOS using CVD metal electrodesV. NarayananA.C. Callegariet al.2004VLSI Technology 2004
A 90nm dual damascene hybrid (organic / inorganic) low-k - Copper BEOL integration schemeT. DaltonA. Cowleyet al.2003ADMETA 2003