Joyeeta Nag, Brian A. Cohen, et al.
ECS Meeting 2015 Phoenix
A novel voltage-ramp-stress (VRS) methodology is introduced for bias temperature instability testing of metal-gate/high-k (MG/HK) CMOS devices. Results from VRS are compared with the constant-voltage-stress procedure. It is demonstrated that the voltage and time dependence measured with both methods agree well with each other. These findings make the VRS test the preferred procedure for screening and process monitoring of MG/HK CMOS technologies because the test always yields measurable shifts and little knowledge about gate-stack details is required. © 2009 IEEE.
Joyeeta Nag, Brian A. Cohen, et al.
ECS Meeting 2015 Phoenix
Andreas Kerber, N. Pimparkar, et al.
IRPS 2011
Joyeeta Nag, S. Ray, et al.
IEEE Trans Semicond Manuf
Eduard Cartier, Andreas Kerber
IRPS 2009