Meikei Ieong, Leland Chang, et al.
ICICDT 2005
We present the double precision multiplier for a 90nm PD-SOI first-generation CELL processor. Dynamic Booth logic is designed for scalability and with noise, leakage, and pulse width variation tolerance. Static partial product compression is implemented with replicated bits for performance. The design supports fine-grained clock gating domains for active power reduction. © 2005 IEEE.
Meikei Ieong, Leland Chang, et al.
ICICDT 2005
Pong-Fei Lu, Ching-Te Chuang, et al.
IEEE Journal of Solid-State Circuits
P.F. Lu, J. Ji, et al.
LPED 1996
J.B. Kuang, Hung Ngo, et al.
ICCD 2005