Conference paper
Demo: Smarter data center power monitoring and management
Wael El-Essawy, Malcolm Ware, et al.
SenSys 2011
The past few years have witnessed high-end processors with increasing numbers of cores and larger dies. With limited instruction-level parallelism, chip power constraints, and technology-scaling limitations, designers have embraced multiple cores rather than single-core performance scaling to improve chip throughput. This article examines whether this approach is sustainable by scaling from a state-of-the-art big-chip design point using analytical models. © 2006 IEEE.
Wael El-Essawy, Malcolm Ware, et al.
SenSys 2011
James L. Peterson, Patrick J. Bohrer, et al.
IBM J. Res. Dev
Malcolm Ware, Karthick Rajamani, et al.
HPCA 2010
Junaid Khalid, Eric Rozner, et al.
NSDI 2018