FinFET SRAM for high-performance low-power applications
Rajiv V. Joshi, Richard Q. Williams, et al.
ESSDERC/ESSCIRC 2004
'Tapered gate' is a device sizing methodology to improve the performance of critical paths in stacked circuit configurations. This paper presents a detailed study of the performance leverage of tapered gate in a partially depleted silicon-on-insulator (PD/SOI) technology. It is shown that the reduced junction capacitance in a PD/SOI device renders the series resistance reduction of the lower transistors in the stack more effective. The effects are also shown to be more pronounced for low-VT cases. The study demonstrates that tapered gate remains a viable device sizing technique/methodology for improving performance in a PD/SOI technology.
Rajiv V. Joshi, Richard Q. Williams, et al.
ESSDERC/ESSCIRC 2004
C.T. Chuang, R. Puri
DAC 1999
Kai-Yap Toh, C.T. Chuang, et al.
Bipolar Circuits and Technology Meeting 1990
C.T. Chuang, Ken Chin, et al.
IEEE Journal of Solid-State Circuits