G. Almasi, G. Almasi, et al.
Digest of Technical Papers - IEEE International Solid-State Circuits Conference
A new technique is described for reducing computational complexity and improve accuracy of power distribution and interconnect noise prediction for wide, on-chip data-buses. The methodology uses lossy transmission-line power-blocks with frequency-dependent properties needed for the multi-GHz clock frequencies. The interaction between delta-I noise, common-mode noise, and crosstalk is illustrated with simulations using representative driver and receiver circuits and on-chip interconnections. © 2004 IEEE.
G. Almasi, G. Almasi, et al.
Digest of Technical Papers - IEEE International Solid-State Circuits Conference
L. Jiang, Barry J. Rubin, et al.
IEEE Topical Meeting EPEPS 2006
A. Deutsch, W.D. Becker, et al.
IEEE Topical Meeting EPEPS 1996
A. Deutsch, G. Arjavalingam, et al.
ECTC 1994