P. Unger, V. Boegli, et al.
Microelectronic Engineering
A 10 GHz multiphase phase-locked loop (PLL) implemented in 90 nm bulk CMOS technology is presented that uses a bootstrapped NMOS inverter oscillator to obtain steeper clock edges, which may yield an improved jitter performance. The measured values for the rms and peak-to-peak jitter are better than 1 and 7 ps, respectively. © IEE 2005.
P. Unger, V. Boegli, et al.
Microelectronic Engineering
T. Morf, M. Kossel, et al.
Electronics Letters
F.R. Gfeller, P. Buchmann, et al.
ISLC 1992
T. Morf, Jonas Weiss, et al.
Electronics Letters