Debjit Sinha, Vladimir Zolotov, et al.
DAC 2016
This paper presents a linear system formulation for evaluating full-chip electromigration (EM) risk in general (straight line, tree, and mesh) wiring topologies, considering stress-induced backflow of metal ions. The system of equations is based on stress gradients and mass displacements in wire segments as variables, and is formulated for efficient implementation in computer-aided design (CAD) tools for designing high-performance microprocessor chips involving large databases. Derived from a well-known hydrostatic stress model in tree interconnects (J. Appl. Phys., vol. 47, no. 4, p. 1203, 1976; IEEE Trans. Comput.-aided Des. Integr. Circuits Syst., vol. 18, no. 5, p. 576, 1999; Microelectron. Reliab., vol. 39, no. 11, p. 1667, 1999), the system is readily modified for evaluating EM risk in mesh topologies. The authors demonstrated a significant increase in the predicted lifetime of a high-performance microprocessor with the application of the proposed method to filter out risk-free structures from subsequent statistical EM risk calculations. © 2006 IEEE.
Debjit Sinha, Vladimir Zolotov, et al.
DAC 2016
Jinjun Xiong, Vladimir Zolotov, et al.
ASICON 2009
Jinjun Xiong, Vladimir Zolotov, et al.
DAC 2006
Amit Jain, David Blaauw, et al.
ICCAD 2005