A high-resolution side-channel attack on last-level cache
Mehmet Kayaalp, Nael Abu-Ghazaleh, et al.
DAC 2016
Traditional datapath synthesis for standard-cell designs go through extraction of arithmetic operations from the high-level description, high-level synthesis, and netlist generation. In this paper, we take a fresh look at applying high-level synthesis methodologies in logic synthesis. We present a DAG-Aware synthesis technique for datapaths synthesis which is implemented using And-Inv-Graphs. Our approach targets area minimization. The proposed algorithm includes identifying vector multiplexers, searching for common specification logic, and reallocating multiplexers in the Boolean network. We propose an algorithm to identify common specification logic by using subgraph isomorphism. Experimental results show that our technique can provide over 10% area reduction beyond the traditional design flow. The proposed algorithm is tested on industry designs and academic benchmark suits using IBM 14nm technology.
Mehmet Kayaalp, Nael Abu-Ghazaleh, et al.
DAC 2016
Ruchir Puri, Mihir Choudhury, et al.
ISLPED 2014
Subhendu Roy, Mihir Choudhury, et al.
IEEE TCADIS
Subhendu Roy, Mihir Choudhury, et al.
DAC 2013