Multilevel phase-change memory
Nikolaos Papandreou, Angeliki Pantazi, et al.
ICECS 2010
This paper presents the design and implementation of a baseband demodulator for DVB-S2 satellite receivers. In order to meet the requirements of different complex and multidomain signal processing stages of the DVB-S2 baseband signal-flow, the presented architecture is based on efficient fixed-point implementation of the various demodulation algorithms and on the use of a dynamic time-sharing scheduler for the various DSP software tasks. The prototyping of the demodulator and its verification in the design of a complete digital DVB-S2 satellite receiver using a versatile testbed is also presented. © 2009 IEEE.
Nikolaos Papandreou, Angeliki Pantazi, et al.
ICECS 2010
R. Khaddam-Aljameh, M. Stanisavljevic, et al.
VLSI Technology 2021
H. Pozidis, Nikolaos Papandreou, et al.
IMW 2012
Nikolaos Papandreou, Abu Sebastian, et al.
IEDM 2011