Conference paper
A 2.6mW 370MHz-to-2.5GHz open-loop quadrature clock generator
Kyu-Hyoun Kim, Paul W. Coteus, et al.
ISSCC 2008
A serial I/O chip set in 45nm SOI CMOS is mounted via 50μm pitch micro-C4 bumps to a silicon carrier and communicates over ultra-dense interconnects with pitches of between 8μm and 22μm. With DFE-IIR RX equalization, data is received over distances up to 6cm with channel losses as high as 16.3dB. The energy efficiency is better than 6.1pJ/bit. © 2011 JSAP (Japan Society of Applied Physi.
Kyu-Hyoun Kim, Paul W. Coteus, et al.
ISSCC 2008
Jonathan E. Proesel, Timothy O. Dickson
VLSI Circuits 2011
Kyu-Hyoun Kim, Daniel M. Dreps, et al.
ISSCC 2009
Jae-Joon Kim, Rahul M. Rao, et al.
VLSI Circuits 2011