D. Grischkowsky, C.C. Chi, et al.
TMPEO 1986
This letter describes the first system level test vehicle in Josephson technology. The experiment consists of four circuit chips assembled on two cards in a high density, 3-dimensional, card-on-board package. A data path, which is representative of a critical path of a future prototype processor, was successfully operated with a minimum cycle time of 3.7ns. The path simulates a jump control sequence and a cache access in each machine cycle. This experiment incorporates the essential components of the logic, power and package portions of a Josephson technology prototype. Copyright © 1981 by The Institute of Electrical and Electronics Engineers, Inc.
D. Grischkowsky, C.C. Chi, et al.
TMPEO 1986
J. Matisoo
Journal of Applied Physics
D. Grischkowsky, R. Sprik, et al.
CLEO 1987
V. Foglietti, A. Pasquarelli, et al.
IEEE TAS