Eric J. Fluhr, Joshua Friedrich, et al.
ISSCC 2014
There is a need for large embedded memory that operates over a wide range of supply voltage compatible with the limits of static CMOS logic that also minimizes standby power [1,2]. A 512kb 8T SRAM macro in 45nm SOI CMOS is developed as a building block for this application. It addresses the design challenges related to area efficiency and process variation with three contributions: 1) an AC coupled sense amplifier (ACSA) that operates at a power supply ultimately limited by the worst-case bit line on/off current ratio; 2) area efficient, regenerative driving of long data lines to permit bidirectional signaling on a single metal 4 wiring track on the memory cell column pitch; 3) a data retention voltage (DRV) sensor to determine the mismatch-limited minimum standby supply voltage without corrupting the contents of the memory. ©2010 IEEE.
Eric J. Fluhr, Joshua Friedrich, et al.
ISSCC 2014
Swagath Venkataramani, Jungwook Choi, et al.
IEEE Micro
Suyoung Bang, Jae-Sun Seo, et al.
IEEE JSSC
Azeez Bhavnagarwala, Stephen Kosonocky, et al.
IEDM 2005