Karan Bhatia, Keunwoo Kim, et al.
IEEE SOI 2006
A 23.5 GHz 32 nm SOI-CMOS PLL with 30% frequency tuning range features an adaptively biased VCO. The adaptive biasing scheme lowers the average PLL power consumption from 34 mW to 27.2 mW, while keeping the jitter below 1.3° RMS across all frequency bands. © 2004-2012 IEEE.
Karan Bhatia, Keunwoo Kim, et al.
IEEE SOI 2006
Arun Paidimarri, Masayuki Yoshiyama, et al.
RFIC 2021
S. Sun, F. Wang, et al.
CICC 2013
Jean-Olivier Plouchart
CSICS 2011