10nm FINFET technology for low power and high performance applicationsD. GuoH. Shanget al.2014ICSICT 2014
Comprehensive study of effective current variability and MOSFET parameter correlations in 14nm multi-fin SOI FINFETsAbhijeet PaulAndres Bryantet al.2013IEDM 2013
Extremely scaled gate-first high-k/metal gate stack with EOT of 0.55 nm using novel interfacial layer scavenging techniques for 22nm technology node and beyondK. ChoiH. Jagannathanet al.2009VLSI Technology 2009
Novel approach to reduce source/drain series and contact resistance in high-performance UTSOI CMOS devices using selective electrodeless CoWP or CoB processJames PanAnna Topolet al.2007IEEE Electron Device Letters
Novel approach to reduce source/drain series resistance in high performance CMOS devices using self-aligned CoWP process for 45nm node UTSOI transistors with 20nm gate lengthJames PanAnna Topolet al.2006VLSI Technology 2006