High performance 45-nm SOI technology with enhanced strain, porous low-k BEOL, and immersion lithographyS. NarasimhaK. Onishiet al.2006IEDM 2006
Lower resistance scaled metal contacts to silicide for advanced CMOSA. TopolC. Sherawet al.2006VLSI Technology 2006
Dual stress liner enhancement in hybrid orientation technologyC. SherawM. Yanget al.2005VLSI Technology 2005
Ultra-thin SOI replacement gate CMOS with ALD TaN / high-k gate stackB. DorisB.P. Linderet al.2005VLSI-TSA 2005
Dual stress liner for high performance sub-45nm gate length SOI CMOS manufacturingH.S. YangR. Maliket al.2004IEDM 2004
Body voltage and history effect sensitivity to key device parameters in 90nm PD-SOIS. KawanakaM.B. Ketchenet al.2004IEEE International SOI Conference 2004
Dual work function metal gate CMOS using CVD metal electrodesV. NarayananA.C. Callegariet al.2004VLSI Technology 2004
Vertically self-aligned buried junction formation for ultrahigh-density DRAM applicationsJ. BeintnerY. Liet al.2004IEEE Electron Device Letters
Super-halo asymmetric vertical pass transistor design for ultra-dense DRAM technologiesD. ChidambarraoK. McStayet al.2003VLSI-TSA 2003