Mikael T. Björk, H. Schmid, et al.
Applied Physics Letters
One of the fundamental limits in the scaling of metal oxide semiconductor field-effect transistor technology is the room-temperature (RT) limit of ∼60 mV /decade in the inverse subthreshold slope. Here, the authors demonstrate vertical integration of a single surround-gated silicon nanowire field-effect transistor with an inverse subthreshold slope as low as 6 mV /decade at RT that spans four orders of magnitude in current. Operation of the device is based on avalanche breakdown in a partially gated vertical nanowire, epitaxially grown using the vapor-liquid-solid method. Low-power logic based on impact ionization field-effect transistors in combination with a vertical architecture is very promising for future high-performance ultrahigh-density circuits. © 2007 American Institute of Physics.
Mikael T. Björk, H. Schmid, et al.
Applied Physics Letters
M.T. Björk, O. Hayden, et al.
DRC 2007
E. Delamarche, H. Schmid, et al.
Journal of Physical Chemistry B
F. Balduini, A. Molinari, et al.
Physical Review B