Conference paper
A novel high-performance lateral bipolar on SOI
G. Shahidi, D.D. Tang, et al.
IEDM 1991
The turn-on delay time of the vertical parasitic bipolar device of a CMOS transistor after the application of a latch-up triggering signal to forward bias the n+ source junction was studied. We found that the delay time for the device on an epitaxial CMOS transistor is in the order of a few nanoseconds, which is much shorter than that on a nonepitaxial CMOS transistor. Copyright © 1987 by The Institute of Electrical and Electronics, Inc.
G. Shahidi, D.D. Tang, et al.
IEDM 1991
G. Shahidi, J. Warnock, et al.
VLSI Technology 1992
Bijan Davari, Wen-Hsing Chang, et al.
IEEE T-ED
G. Shahidi, C. Blair, et al.
VLSI Technology 1993