Chih-Chao Yang, Fen Chen, et al.
IITC 2012
Grain growth of Cu interconnects in a low k dielectric was achieved at an elevated anneal temperature of 250 °C without stress voiding related problems. For this, a TaN metal passivation layer was deposited on the plated Cu overburden surface prior to the thermal annealing process. As compared to the conventional structure annealed at 100 °C, the passivation layer enabled further Cu grain growth at the elevated temperature, which then resulted in an increased Cu grain size and improved electromigration resistance in the resulted Cu interconnects. © 2014 IEEE.
Chih-Chao Yang, Fen Chen, et al.
IITC 2012
B. Rajendran, M.H. Lee, et al.
VLSI Technology 2008
Baozhen Li, Andrew Kim, et al.
IRPS 2018
Takeshi Nogami, C. Penny, et al.
IEDM 2012