Conference paper
A shorted global clock design for multi-GHz 3D stacked chips
Liang-Teck Pang, Phillip J. Restle, et al.
VLSI Circuits 2012
The clock distribution of the power4 microprocessor was discussed. In the system, 10-hour maximum jitter measurements showed that the phase locked loop (PLL) produces <5 ps cycle compression from the PLL and 30 ps total compression from the PLL plus clock distribution. Performance and schedule challenges of the global clock for the Power4 microprocessor were met using an silicon on insulator (SOI)-specific PLL and a simple streamlined global clock distribution methodology.
Liang-Teck Pang, Phillip J. Restle, et al.
VLSI Circuits 2012
Charles F. Webb, Carl J. Anderson, et al.
IEEE Journal of Solid-State Circuits
Brian W. Curran, Yuen H. Chan, et al.
IBM J. Res. Dev
G. Almasi, G. Almasi, et al.
ISSCC 2002