Issues in modeling small devices
S.E. Laux, M.V. Fischetti
IEDM 1999
Optimum intrinsic device switching time for a 7.5-nm gate-length Si n-channel double-gate field-effect transistor (DGFET) in the limit of pure ballistic transport occurs when channel quantization/transport directions are aligned to the 〈1 1 0〉/〈0 0 1〉 crystallographic directions, respectively. The computed switching time of 0.123 ps is 5% less than the value obtained with the more "conventional" alignment, i.e., 〈1 0 0〉/〈0 1 1〉. The change in switching time versus arbitrary crystallographic alignment is fully investigated and is compared to the case of the same DGFET made from Ge. © 2005 IEEE.
S.E. Laux, M.V. Fischetti
IEDM 1999
S.E. Laux, M.V. Fischetti
IEDM 1994
C.J.B. Ford, A.B. Fowler, et al.
Surface Science
M.V. Fischetti, S. Jin, et al.
Journal of Computational Electronics