Phillip Restle, David Shan, et al.
ISSCC 2014
An efficient loop-based interconnect modeling methodology is proposed for multi-GHz clock network design. High frequency effects, including inductance and proximity effects are captured. The results are validated through comparisons with electromagnetic simulations and measured data taken from a Power4 chip.
Phillip Restle, David Shan, et al.
ISSCC 2014
Robert Groves, Phillip Restle, et al.
CICC 2014
Joseph Kozhaya, Phillip Restle, et al.
ICCAD 2011
Victor Zyuban, Joshua Friedrich, et al.
IBM J. Res. Dev