Phillip Restle, David Shan, et al.
ISSCC 2014
An efficient loop-based interconnect modeling methodology is proposed for multi-GHz clock network design. High frequency effects, including inductance and proximity effects are captured. The results are validated through comparisons with electromagnetic simulations and measured data taken from a Power4 chip.
Phillip Restle, David Shan, et al.
ISSCC 2014
Jiedong Diao, Jim Venuto, et al.
VMIC 2005
Xuejue Huang, Phillip Restle, et al.
IEEE Journal of Solid-State Circuits
Joachim Clabes, Joshua Friedrich, et al.
ISSCC 2003