Phillip Restle
Applied Physics Letters
An efficient loop-based interconnect modeling methodology is proposed for multi-GHz clock network design. High frequency effects, including inductance and proximity effects are captured. The results are validated through comparisons with electromagnetic simulations and measured data taken from a Power4 chip.
Phillip Restle
Applied Physics Letters
Christos Vezyrtzis, T. Strach, et al.
ISSCC 2018
David Shan, Phillip Restle, et al.
VLSI Circuits 2015
Phillip Restle, Ken Shepard
ASYNC 2005