Electron mobility in thin In0.53Ga0.47As channel
Eduard Cartier, Amlan Majumdar, et al.
ESSDERC 2017
The time delay of digital signals propagating through CMOS gates is unavoidably subject to some timing jitter, which imposes a lower limit on circuit jitter performance. Some of the jitter is fundamental to the nature of CMOS gates, and cannot be eliminated, and some is due to power supply noise, which can be controlled to some extent. A technique for distinguishing between these two components, and obtaining their numerical values, is described, and the technique is demonstrated with simple inverters.
Eduard Cartier, Amlan Majumdar, et al.
ESSDERC 2017
Keith A. Jenkins, Walter H. Henkels
IEEE Journal of Solid-State Circuits
Keith A. Jenkins, Byungdu Oh
Journal of Applied Physics
Joyce H. Wu, Jesds A. Del Alamo, et al.
Technical Digest - International Electron Devices Meeting