Z. Barzilai, V.S. Iyengar, et al.
IEEE ITC 1984
The authors present an approach to the modeling and simulation of SCVS (single-ended cascode voltage switch) circuits, using a fault model that covers all single stuck-open and stuck-closed faults in the nMOS logic transistors as well as most of the single stuck-open faults in the precharge/buffer transistors. Simulation performance is enhanced by taking advantage of the structural properties of SCVS circuits, which separate them from more general MOS designs. These properties restrict the effects of transistor bidirectionality.
Z. Barzilai, V.S. Iyengar, et al.
IEEE ITC 1984
John F. Beetem, P. Debefve, et al.
ICCD 1983
Y. Aizenbud, P. Chang, et al.
IEEE ITC 1992
V.S. Iyengar
ICTAI 1999