Conference paper
Functional comparison of logic designs for VLSI circuits
C.Leonard Berman, Louise Trevillyan
ICCAD 1989
Three computationally efficient methods (frontier motion, Shannon expansion, and Boolean distribution) for restructuring logic which fails to meet timing specifications are described. These techniques appear, at first glance, to be unrelated; however, it is shown that there is a deep underlying connection among them. These methods are used in IBM's LSS. The results of experiments that demonstrate that timing correction can be effectively performed on industrial examples in the context of a compilerlike logic synthesis system are reported.
C.Leonard Berman, Louise Trevillyan
ICCAD 1989
G. Vijayan
ISCAS 1990
A.H. Farrahi, David J. Hathaway, et al.
ISQED 2000
V. Zolotov, J. Xiong, et al.
ICCAD 2007