EXPERIMENT IN SILICON COMPILATION.
Viktors Berstis, D. Brand, et al.
ISCAS 1984
Misprediction of conditional branches is a major cause for reduced performance in processor implementations with large numbers of functional units. We present a hardware scheme which records the path leading to a conditional branch in order to predict the outcome of the branch instruction more accurately. The proposed scheme is analyzed using instruction traces from integer benchmark programs. The results indicate that knowledge of path information leads to better prediction than knowledge of simply the previous branch outcomes for a given number of history items. The results further show that even for equivalent hardware cost, path-based correlation often outperforms pattern-based correlation, especially when history information is periodically destroyed, for example, due to context switches.
Viktors Berstis, D. Brand, et al.
ISCAS 1984
Ravi Nair, Vivekanand Chickermane, et al.
European Conference on Design Automation 1992
Ravi Nair, Martin E. Hopkins
ISCA 1997
P.K. Dubey, Ravi Nair
ICCD 1996