Jonathan E. Proesel, Timothy O. Dickson
VLSI Circuits 2011
A dual-loop architecture employs 8 distributed microregulators (UREGs) to achieve response times below 500ps in 45nm SOI CMOS. The trip point of an asynchronous comparator inside each UREG is tuned for high DC accuracy with a local charge pump, which receives UP/DOWN currents from a slow outer feedback loop. Measured DC load regulation is better than 10mV down to a dropout voltage of 85mV, and jitter readings in a CMOS delay line application indicate output noise below 28mVpp. © 2011 JSAP (Japan Society of Applied Physi.
Jonathan E. Proesel, Timothy O. Dickson
VLSI Circuits 2011
Matt Park, John Bulzacchelli, et al.
ISSCC 2007
Jae-Joon Kim, Rahul M. Rao, et al.
VLSI Circuits 2011
Azita Emami-Neyestanak, Aida Varzaghani, et al.
VLSI Circuits 2006