Douglas M. Gill, Jonathan E. Proesel, et al.
CLEO 2014
A dopant-segregation technique for junction engineering has been demonstrated on trigate transistors using a process flow that does not include raised source/drain epitaxy. It is shown that the dopant-segregation technique reduces the off-state leakage current and improves the on-state performance for NFET devices when compared with control devices built using conventional junction engineering. The dopant-segregation process has no observable impact on PFET device performance. © 1980-2012 IEEE.
Douglas M. Gill, Jonathan E. Proesel, et al.
CLEO 2014
K.N. Chen, Zheng Xu, et al.
3DIC 2012
Jim Adkisson, Marwan H. Khater, et al.
ECS Meeting 2012
Kangguo Cheng, A. Khakifirooz, et al.
VLSI Circuits 2011