B. Wagle
EJOR
The IBM POWER7® microprocessor, which is the next-generation IBM POWER® processor, leverages IBM's 45-nm silicon-on-insulator (SOI) process with embedded dynamic random access memory to achieve industry-leading performance. To deliver this complex 567-mm2 die, the IBM design team made significant innovations in chip design methodology. This paper describes the most critical methodology innovations specific to POWER7 design, which were in modularity, timing closure, and design efficiency. © 2011 by International Business Machines Corporation.
B. Wagle
EJOR
Renu Tewari, Richard P. King, et al.
IS&T/SPIE Electronic Imaging 1996
Xiaozhu Kang, Hui Zhang, et al.
ICWS 2008
Corneliu Constantinescu
SPIE Optical Engineering + Applications 2009