Martha V. O'Bryan, Kenneth A. LaBel, et al.
REDW/NSREC 2011
This paper presents modeling and measurements of single event transients in a commercial 45 nm SOI device technology. SETs in clock circuits and pass gates can cause upsets in circuit structures hardened against single event upsets. © 2006 IEEE.
Martha V. O'Bryan, Kenneth A. LaBel, et al.
REDW/NSREC 2011
Ethan H. Cannon, A.J. KleinOsowski, et al.
ICICDT 2007
Jonathan A. Pellish, Michael A. Xapsos, et al.
RADECS 2009
Ethan H. Cannon, Daniel D. Reinhardt, et al.
IRPS 2004