Conference paper
Performance of large low-associativity caches
Parijat Dube, Li Zhang, et al.
Performance Evaluation Review
To alleviate bottlenecks in this era of many-core architectures, the authors propose a virtual write queue to expand the memory controller's scheduling window through visibility of cache behavior. Awareness of the physical main memory layout and a focus on writes can shorten both read and write average latency, reduce memory power consumption, and improve overall system performance. © 2011 IEEE.
Parijat Dube, Li Zhang, et al.
Performance Evaluation Review
Jeffrey Stuecheli, Dimitris Kaseridis, et al.
ISCA 2010
Janani Mukundan, Hillery Hunter, et al.
ISCA 2013
Jeffrey Stuecheli, Dimitris Kaseridis, et al.
ISCA 2010