Wideband mmWave CML static divider in 65nm SOI CMOS technology
Daeik D. Kim, Ongyeun Cho, et al.
CICC 2008
An integral-path self-calibration scheme is introduced as part of a 20.1 GHz to 26.7 GHz low-noise PLL in 32 nm CMOS SOI. A dual-loop architecture in combination with an integral path measurement and correction scheme desensitizes the loop transfer function to the VCO's small signal gain variations. The spread of gain peaking is reduced by self-calibration from 2.4 dB to 1 dB, when measured at 70 sites on a 300 mm wafer. The PLL has a measured phase noise @10 MHz offset of-126.5 dBc/Hz at 20.1 GHz and-124.2 dBc/Hz at 24 GHz © 2012 IEEE.
Daeik D. Kim, Ongyeun Cho, et al.
CICC 2008
Jonghae Kim, Jean-Olivier Plouchart, et al.
IMS 2003
Benjamin G. Lee, Jean-Olivier Plouchart, et al.
IEEE Photonics Technology Letters
Jean-Olivier Plouchart, Dereje Yilma, et al.
RFIC 2022