Victor Valls, Panagiotis Promponas, et al.
IEEE Communications Magazine
The introduction and advancement of strain engineering has been one of the most critical features for the state-of-the-art nanoscale CMOS transistors. This paper provides an overview of the major strain engineering techniques that have remarkably re-shaped the advanced CMOS transistor architecture, including embedded SiGe (eSiGe), embedded Si (eSi), stress memorization technique (SMT), dual stress liners (DSL), and stress proximity technique (SPT). The advent of high-K/metal-gate (HKMG) also brings in additional strain benefit with its metal gate stressor (MGS) and replacement gate (RMG) process. Strain engineering continues to evolve and will remain to be one of the key performance enablers for the future generation of CMOS technologies. © Science China Press and Springer-Verlag Berlin Heidelberg 2011.
Victor Valls, Panagiotis Promponas, et al.
IEEE Communications Magazine
Chi-Leung Wong, Zehra Sura, et al.
I-SPAN 2002
Chidanand Apté, Fred Damerau, et al.
ACM Transactions on Information Systems (TOIS)
Zohar Feldman, Avishai Mandelbaum
WSC 2010